# A 12-bit 150-MHz 1.25-mm<sup>2</sup> CMOS DAC

*Yigang He*<sup>1</sup>, *Jinguang Jiang*<sup>1</sup> and *Yichuang Sun*<sup>2</sup>

1. College Of Electrical & Information Engineering, Hunan University, Changsha, 410082,

P.R.China

E-mail: yghe@hnu.net.cn

2. Department of Electronic, Communication and Electrical Engineering ,University of Hertfordshire, Hatfield AL10 9AB ,United Kingdom

E-mail: v.sun@herts.ac.uk

### ABSTRACT

This paper presents a 12-bit 150-MHz current steering DAC with hierarchical symmetrical switching sequence that compensates gradient errors. The circuit of the DAC employs segmented architecture; the least significant bits (LSBs) steer a binary weighted array, while the most significant bits (MSBs) are thermometer decoded and steer a unary array. The measured differential nonlinearity and integral nonlinearity are  $\pm 0.6$  LSB and  $\pm 0.9$  LSB, respectively. The circuit is fabricated in 0.5  $\mu$ m, twopoly two-metal, 5.0V, mixed-signal CMOS process. It occupies 1.27mm × 0.96mm chip area, when operating at 150 MHz and dissipates 91.6mW from a 5.0V power supply, which is much smaller than that of [1].

# **1. INTRODUCTION**

In recent years, research of high-speed and highresolution digital-to-analog converters (DACs) has attracted much attention [1-22] and such DACs have been widely applied in communication and information systems, for example, asymmetrical digital subscriber loops (ADSL), GSM baseband I/O port integrated circuits, high-resolution displays for computer graphics and high-definition television (HDTV). With the ability to integrate analog circuits with memory and digital signal processing (DSP) circuits on the same die, CMOS technology is preferred for modern SOC design. The CMOS DAC has advantage of low power, low cost, and I/O compatibility with both TTL and external CMOS circuits. To achieve both high resolution and high speed as required in many communications and display systems are a major design challenge for CMOS DACs due to various factors. Generally, CMOS DACs have a low conversion rate, or, if the speed is satisfactory, a high power consumption.

Linearity can be achieved by overcoming all possible random and systematic errors [7]. The random errors are determined by the inherent matching properties of the technology used. In a given process technology, for architectures that do not incorporate trimming or tuning, increasing the active area of each unit element in the arrays of DACs is the most effective method for reducing random errors. Optimizing switching schemes can reduce the nonlinearity due to gradient errors. This potential has been seen in many current-steering DAC designs [8, 9]. A switching scheme is actually a layout technique. In a current-steering DAC, the switching scheme determines the interconnection between the outputs of the

thermometer decoder/latch and the control terminals of switches in the current matrix.

Among several CMOS DACs proposed so far, some have a low conversion rate [10-12], while others have large power consumption [12]. This paper describes a 12-bit 150MHz CMOS current steering DAC with low power consumption. It was fabricated in 0.5  $\mu m$ , two-poly two metal, mixed-signal CMOS process and occupies  $1.27mm \times 0.96mm$  chip area. This current steering DAC is based on the current cell matrix design [13] and can drive a load resistor without an output buffer. The hierarchical symmetrical switching sequences suppress gradient errors, symmetrical errors, and random errors distributed throughout the outputs of current cells.

### 2. BASIC CONFIGURATION

Fig.1 shows the architecture of the 12-bit CMOS current steering DAC, where the least significant bits (LSBs) steer a binary weighted array, while the most significant bits (MSBs) are thermometer decoded and steer a unary array. The 12-bit DAC employs segmented architecture of "8+4" whose output currents are summed up with the outputs of the thermometer-decoded DAC and binary weighted DAC. The MSBs contain 256 current sources that are ideally identical. The switching scheme determines the order the current sources are switched on as the digital code increases from 1 to 255. The LSBs are composed of a 4-bit binary-weighed DAC.

To design a high-resolution 12-bit DAC, if all current cells employ the thermometer decoded architecture,  $2^{12} = 4096$  unit current sources will be required. Each unit current source is connected to a switch controlled by the signal coming from the binary-to-thermometer decoder. When the digital input increases by 1 LSB, one current source is switched from the negative to the positive side. Assuming positive-only current sources, the analog output is always increasing as the digital input increases. In addition, there are several other advantages for a thermometer decoded DAC compared to its binary-weighed counterpart. First, the matching requirement is much relaxed, 50% matching of the unit current sources is good enough for DNL< 0.5 LSB. At the mid-code, a 1 LSB transition (0 111 111 111 - 1 000 000 000) causes only one current source to switch as the digital input increases by one only. This greatly reduces the glitch problem. Compared with the binary weighed DAC, one major drawback of the thermometer decoded DAC is the chip area, since for every LSB, this architecture needs a current source, a switch, and a decoding circuit, as well as the binary to thermometer decoder.

<sup>0-7803-8560-8/04/\$20.00©2004</sup>IEEE



Fig.1. Basic configuration of the DAC

# 3. HIERARCHICAL SYMMETRICAL SWITCHING

In the current cell matrix configuration, the outputs of current cells must be identical. However, the actual outputs of these current cells are not identical due to the following reasons:

- (1) A voltage drop along power supply lines can cause a symmetrical error.
- (2) Thermal distribution inside the chip can cause a symmetrical error.
- (3) There can be other types of errors such as a random error.

The final error distribution in the current cell matrix is given by the sum of all these errors. The errors of conventional symmetrical switching generally contain two parts; the first part is graded errors and the second is symmetrical errors. The conventional symmetrical switching has the advantage of compensating the graded errors of current sources [17]. In this switching sequence, current sources located symmetrically about the center are turned on. Then, a graded error caused by a certain current source is canceled by the current source located symmetrically. On the other hand, if current cells have distributed symmetrically, errors the conventional symmetrical switching cannot cancel them. To cancel multiple types of error, a switching sequence called the "hierarchical symmetrical switching" has been developed.

For hierarchical symmetrical switching, both graded and symmetrical errors are suppressed.

When the digital input increases, the component of graded error caused by a pair of current sources is canceled by the pair selected successively, while the component of symmetrical error caused by a current source is canceled by the current source selected successively.

Errors of conventional symmetrical switching can be defined as follows:

$$\varepsilon_{G}(k) = \frac{2k - N - 1}{2(N - 1)} \times \varepsilon$$
$$\varepsilon_{S}(k) = \frac{N/2 - (2k - N - 1)}{N - 2} \times \varepsilon \qquad (1)$$

where  $\varepsilon_G(k)$  and  $\varepsilon_S(k)$  are the graded error and symmetrical error of the k-th current source which corresponds with the k-th switching. Assuming the number of current sources N is a multiple of 4, the integral linearity error caused by the graded errors,  $INL_G$  and the integral linearity error caused by the

symmetrical errors,  $INL_s$  are given as follows.

(1) Conventional symmetrical switching:

$$INL_{G} = \left| \varepsilon_{G}(1) \right|, INL_{S} = \left| \sum_{k=N/4+1}^{3N/4} \varepsilon_{S}(k) \right|$$
(2)

(2) Hierarchical symmetrical switching:

$$NL_{G} = \left| \varepsilon_{G}(1) + \varepsilon_{G}(N/2) \right|$$
  
$$NL_{S} = \left| \varepsilon_{S}(1) \right|$$
(3)

From (2) and (3), we can see that a linearity error in the conventional symmetrical switching caused by the symmetrical errors is proportional to N. On the other hand, in the hierarchical symmetrical switching, accumulation of its linearity errors is avoided since errors caused by current sources in every cycle can be compensated. In an n-bit thermometer decoded DAC, the number of unit current sources that are ideally identical is N ( $N = 2^n$ ). However, mismatches between the current sources always exist. For example, in a current-steering DAC, the actual current provided by current source j ( $1 \le j \le N$ ) can be expressed as:

$$I_j = I(1 + \varepsilon_j) \tag{4}$$

where I is the average current provided by all the current sources in the array and  $\varepsilon_j$  is the relative

deviation of  $I_j$  from  $\overline{I}$ . Hence:

$$\overline{I} = \frac{\sum_{j=1}^{N} I_j}{N} , \ I_{LSB} = \frac{I(N) - I(0)}{N}$$
(5)

where  $I_{LSB}$  is the current step corresponding to that of 1 LSB.

In the design of a n-bit DAC, there are N unit current sources, including a dummy current cell. When the input digital number is K  $(0 \le K \le N - 1)$ , the value of INL and DNL (differential linearity error) are as follows:

$$INL(K) = \frac{I(K) - I(0)}{I(N-1) - I(0)} \times (N-1) - K$$
(6)

$$DNL(K) = \frac{I(K) - I(K-1)}{I(N-1) - I(0)} \times (N-1) - 1$$

(7)

when the input digital number is K, the actual output current can be expressed as:

$$I(K) = \sum_{j=1}^{K} I_j + I(0)$$
(8)

From the above, when the input digital number is K, INL(K) and DNL(K) are as follows, when the array of current sources include a dummy current cell.

$$INL(K) = \frac{\sum_{j=1}^{K} \varepsilon_j + \frac{K}{N-1} \varepsilon_N}{1 - \frac{\varepsilon_N}{N-1}} \approx \sum_{j=1}^{K} \varepsilon_j \qquad (9)$$

### 5. CONCLUSIONS

A 12-bit 150-MHz current steering DAC based on a current cell matrix has been developed. A hierarchical symmetrical switching sequence has been introduced. This switching sequence suppresses both graded and symmetrical errors distributed in the outputs of current cells. A layout technique that reduces the differential linearity error is adopted. A current source cell with latch has been used to achieve high-speed performance. The DAC has been fabricated using 0.5  $\mu m$ , two-poly two-metal, mixed-signal CMOS technology. When operating at a single

$$DNL(K) = \frac{\varepsilon_{K} + \frac{\varepsilon_{N}}{N-1}}{1 - \frac{\varepsilon_{N}}{N-1}} \approx \varepsilon_{K}$$
(10)

The INL and DNL of an n-bit DAC can be expressed as:

$$INL_{DAC} = \max_{K=1}^{N-1} (|INL(K)|)$$
(11)

$$DNL_{DAC} = \max_{K=1}^{N-1} (|DNL(K)|)$$
(12)

From [9-12], it is apparent that thermometer decoded DACs can achieve very low  $DNL_{DAC}$ . For each element in the array, 50% matching is good enough to obtain one  $DNL_{DAC}$  of 0.5 LSB. However, it can be shown that with a poor switching sequence, the  $INL_{DAC}$  can be very high when gradient errors are present. Our goal is to minimize  $INL_{DAC}$  by optimizing the switching sequence.

# 4. MEASUREMENT and SIMULATION RESULTS

The 12-bit current steering DAC has been simulated and fabricated. The technology used is a 0.5  $\mu m$ , two-poly two-metal, 5.0V, mixed-signal CMOS process of Taiwan UMC. The active area of the DAC is  $1.27mm \times 0.96mm$ . When operating at 150-MHz, it dissipates 91.6mW from a 5.0V power supply. Both measurement and simulation results show that the differential nonlinearity and integral nonlinearity are  $\pm$  0.6 LSB and  $\pm$  0.9 LSB, respectively. Measurement results of the chip are shown in Table 1.

The INL simulation result of the 12-bit DAC is shown in Fig.2. When operating at 150-MSample/s, the frequency of the input signal is 20MHz, 1 LSB=0.6mV, integral nonlinearity of DAC is lower than  $\pm$  0.9 LSB .Fig.3. shows the simulation result of DAC transient response, from which rise and fall times can be determined as 0.7ns.

power supply of 5.0V, the DAC dissipates 91.6mW at 150-MHz clock rate. The active area of the DAC is  $1.25mm^2$ , which is much smaller than that of [1],  $3.2mm^2$ 

## ACKNOWLEDGMENTS

The authors wish to thank thank the Natural Science Foundation Council of China under Grant No.50277010, Doctoral Special Fund of Ministry of Education, No.20020532016 and the Fund of Outstanding Young Scientist of Hunan University of China and Hunan provincial science and technology plan item (No.03GKY3115, 04FJ2003, 03JJY1010). for the financial support



Fig.2 Integral Nonlinearity (INL) of 12-bit DAC



Fig.3. Transient response of 12-bit current steering DAC

| Table 1 | Measured results of 12-bit current steering |
|---------|---------------------------------------------|
| DAC     |                                             |

| Technology            | 0.5 μm, 2P2M                |
|-----------------------|-----------------------------|
|                       | (UMC), mixed-signal<br>CMOS |
| Resolution            | 12-bit                      |
| Differential          | $\leq \pm 0.6$ LSB          |
| Nonlinearity          |                             |
| (DNL)                 |                             |
| Integral Nonlinearity | $\leq \pm 0.9$ LSB          |
| (INL)                 |                             |
| Sampling Frequency    | 150-MHz                     |
| Output Swing          | $2.5 V_{P-P}$               |
| Rise/Fall Time (10%)  | 0.7ns                       |
| ~ 90%)                |                             |
| Power Dissipation     | 91.6mW                      |
| (150MSample/s)        |                             |
| Power Supply          | 5.0V                        |
| Chip Area (one        | 1.27mm×0.96mm               |
| DAC)                  |                             |

#### REFERENCES

[1] J. Bastos, A.M. Marques, et al, "A 12-bit instrinsic accuracy high-speed CMOS DAC," IEEE J. Solid-State Circuits, vol.33, no.12, pp. 1959-1969, December 1998.

10.12, pp. 1959-1969, December 1998. [2] T. Miki, Y. Nakamura, N. Masao, et al, "An 80-MHz 8-bit CMOS D/A converter," IEEE J. Solid-State Circuits, vol.sc-21, no.6, pp. 983-988, December 1986. [3] M.J.M. Pelgrom, "A 10-b 50MHz CMOS D/A converter with 75-  $\Omega$  buffer," IEEE J. Solid-State Circuits, vol.25, no.6, pp. 1347-1352, December 1990.

[4] T.Y. Wu, C.T. Jih, and C.Y. Wu, "A low glitch 10-bit 75-MHz CMOS video D/A converter," IEEE J. Solid-State Circuits, vol.30, no.1, pp. 68-72, January 1995.
[5] K. Nojima and Y. Gendai, "An 8-b 800-MHz DAC," IEEE J. Solid-State Circuits, vol.25, no.6, pp. 1353-1359, December 1990.
[6] C.-H. Lin<sub>2</sub>and K. Bult, "A 10-b, 500-M sample/s CMOS DAC in 0.6 mm"," IEEE J. Solid-State Circuits, vol.33, no.12, pp. 1040-1060, D.

1948-1958, December 1998.

[7] G.A.M. Van der Plas, J. Vandenbussche, W. Sansen, M.S.J. Steyaert, and G.G.E. Gielen, "A 14-bit intrinsic accuracy 2 random walk CMOS DAC," IEEE J. Solid-State Circuits,

Yol.34, no.12, pp. 1708-1718, December 1999. [8] Y.-H. Cong and R.L. Geiger, "Switching sequence optimization for gradient error compensation in thermometer-decoded DAC arrays," IEEE Trans. Circuits and Systems –II: Analog and digital signal processing, vol.47, no.7, pp.585-595, July 2000.

[9] M.P. Tillikainen, "A 14-bit 1.8-V 20mW  $1 - mm^2$  CMOS DAC," IEEE J. Solid-State Circuits, vol.36, no.7, pp. 1144-1147, July 2001

[10]Y. Nakamura, T. Miki, et al, "A 10-b 70-MS/s CMOS D/A converter," IEEE J. Solid-State Circuits, vol.26, no.4, pp. 637-642, April 1991

[11] D.W.J. Groeneveld, H.J. Schouwenaars, H.A.H. Termeer, and C.A.A. Bastiaansen, "A self-calibration technique for monolithic high-resolution D/A converter," IEEE J. Solid-State Circuits,

Ingiresontion D/A converter, IEEE J. Solid-State Circuits, vol.24, no.12, pp. 1517-1522, December 1989.
[12] J.A. Schoeff, "An inherently monotonic 12 bit DAC," IEEE J. Solid-State Circuits, vol.sc-14, no.12, pp. 904-911, December 1979.
[13] A.R. Bugeja, and B.-S. Song, "A self-trimming 14-b 100-MS/s CMOS DAC," IEEE J. Solid-State Circuits, vol.35, no.12, pp. 1844–1961. December 2000. 1841-1851, December 2000.

[14] A.R. Bugeja, and B.-S. Song, "A 14-b 100-MS/s CMOS DAC designed for spectral performance," IEEE J. Solid-State Circuits, vol.34, no.12, pp. 1719-1731, December 1999.
[15] B.J. Tesch and J.C. Garcia, "A low glitch 14-b 100MHz D/A converter," IEEE J. Solid-State Circuits, vol.32, no.9, pp. 1465-

1469, September 1997.

1469, September 1997.
[16] J.M. Fournier and P. Senn, "A 130-MHz 8-b CMOS video DAC for HDTV application," IEEE J. Solid-State Circuits, vol.26, no.7, pp. 1073-1077, July 1991.
[17] S.-Y. Chin and C.-Y. Wu, "A 10-b 125-MHz CMOS digital-to-analog converter(DAC) with threshold-voltage compensated current sources," IEEE J. Solid-State Circuits, vol.29, no.11, pp. 1274-1200 July 10 100 July 10 100 July 10 100 July 100 1374-1380, November 1994.

[13] K. Maio, S.-I Hayashi, M. Hotta, T. Watanabe, and N. Yokozawa, "A 500-MHz 8-bit D/A converter," IEEE J. Solid-State Circuits, vol.sc-20, no.6, pp.1133-11137, December 1985.
[19] L. Letham, B.K.Ahuja, K.N.Quader, R.J.Mayer, R.E.Larsen, and G.R. Canepa, "A high-performance CMOS 70-MHz palette/DAC," IEEE J. Solid-State Circuits, vol.sc-22, no.6, pp. 1041-1047, December 1985. 1041-1047, December 1987.

[20] H.J. Schouwenaars, E.C. Dijkmans, B.M.J.Kup, and
E.J.M.Van Tuijl, "A monolithic dual 16-bit D/A converter," IEEE
J. Solid-State Circuits, vol.sc-21, no.3, pp. 424-429, June 1986.
[21] H.J. Schouwenaars, D.W.J. Groeneveld, and H.A.H. Termeer,
"A low-power stereo 16-bit CMOS D/A converter for digital audio," IEEE J. Solid-State Circuits, vol.23, no.6, pp. 1290-1297, December 1988.

[22] A. Cremonesi, F. Maloberti, and G. Polito, "A 100-MHz CMOS DAC for video-graphic systems, " IEEE J. Solid-State Circuits, vol.24, no.3, pp. 635-639, June 1989.

12\_bit DAC Transient Response