Show simple item record

dc.contributor.authorOmana, Martin
dc.contributor.authorRossi, Daniele
dc.contributor.authorGiaffreda, Daniele
dc.contributor.authorMetra, Cecilia
dc.contributor.authorMak, TM
dc.contributor.authorRaman, Asifur
dc.contributor.authorTam, Simon
dc.date.accessioned2017-11-23T16:48:53Z
dc.date.available2017-11-23T16:48:53Z
dc.date.issued2015-03-01
dc.identifier.citationOmana , M , Rossi , D , Giaffreda , D , Metra , C , Mak , TM , Raman , A & Tam , S 2015 , ' Low-Cost On-Chip Clock Jitter Measurement Scheme ' , IEEE Transactions on Very Large Scale Integration (VLSI) Systems , vol. 23 , no. 3 , pp. 435 - 443 . https://doi.org/10.1109/TVLSI.2014.2312431
dc.identifier.issn1063-8210
dc.identifier.urihttp://hdl.handle.net/2299/19556
dc.descriptionThis document is the Accepted Manuscript version of the following article: Martin Omaῆa, Daniele Rossi, Daniele Giaffreda, Cecilia Metra, T. M. Mak, Asifur Rahman, and Simon Tam, ‘Low-Cost On-Chip Clock Jitter Measurement Scheme’, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, Vol. 23 (3): 435-443, April 2014, DOI: https://doi.org/10.1109/TVLSI.2014.2312431. © 2014 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works.
dc.description.abstractIn this paper, we present a low-cost, on-chip clock jitter digital measurement scheme for high performance microprocessors. It enables in situ jitter measurement during the test or debug phase. It provides very high measurement resolution and accuracy, despite the possible presence of power supply noise (representing a major source of clock jitter), at low area and power costs. The achieved resolution is scalable with technology node and can in principle be increased as much as desired, at low additional costs in terms of area overhead and power consumption. We show that, for the case of high performance microprocessors employing ring oscillators (ROs) to measure process parameter variations (PPVs), our jitter measurement scheme can be implemented by reusing part of such ROs, thus allowing to measure clock jitter with a very limited cost increase compared with PPV measurement only, and with no impact on parameter variation measurement resolution.en
dc.format.extent9
dc.format.extent2181633
dc.language.isoeng
dc.relation.ispartofIEEE Transactions on Very Large Scale Integration (VLSI) Systems
dc.subjectClock jitter
dc.subjecthigh performance microprocessors
dc.subjectjitter measurement
dc.subjectphase measurement
dc.titleLow-Cost On-Chip Clock Jitter Measurement Schemeen
dc.contributor.institutionSchool of Engineering and Technology
dc.description.statusPeer reviewed
rioxxterms.versionofrecord10.1109/TVLSI.2014.2312431
rioxxterms.typeJournal Article/Review
herts.preservation.rarelyaccessedtrue


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record