dc.contributor.author | Kłosowski, Miron | |
dc.contributor.author | Sun, Yichuang | |
dc.contributor.author | Jendernalik, Waldemar | |
dc.contributor.author | Blakiewicz,, Grzegorz | |
dc.contributor.author | Jakusz, Jacek | |
dc.contributor.author | Szczepanski, Stanislaw | |
dc.date.accessioned | 2024-01-07T17:15:03Z | |
dc.date.available | 2024-01-07T17:15:03Z | |
dc.date.issued | 2023-12-21 | |
dc.identifier.citation | Kłosowski , M , Sun , Y , Jendernalik , W , Blakiewicz, G , Jakusz , J & Szczepanski , S 2023 , ' In-ADC, Rank-Order Filter for Digital Pixel Sensors ' , Electronics , vol. 13 , no. 1 , e13010046 , pp. 1-13 . https://doi.org/10.3390/electronics13010046 | |
dc.identifier.issn | 2079-9292 | |
dc.identifier.other | Jisc: 1658532 | |
dc.identifier.uri | http://hdl.handle.net/2299/27370 | |
dc.description | © 2023 The Author(s). Licensee MDPI, Basel, Switzerland. This is an open access article distributed under the terms of the Creative Commons Attribution License (CC BY), https://creativecommons.org/licenses/by/4.0/ | |
dc.description.abstract | This paper presents a new implementation of the rank-order filter, which is established on a parallel-operated array of single-slope (SS) analog-to-digital converters (ADCs). The SS ADCs use an “on-the-ramp processing” technique, i.e., filtration is performed along with analog-to-digital conversion, so the final states of the converters represent a filtered image. A proof-of-concept 64 × 64 array of SS ADCs, integrated with MOS photogates, was fabricated using a standard 180 nm CMOS process. The measurement results demonstrate the full functionality of the novel filter concept, with image acquisition in both single-sampling and correlated-double-sampling (CDS) modes (CDS is digitally performed using ADCs). The experimental, massively parallel rank-order filter can process 650 frames per second with a power consumption of 4.81 mW. | en |
dc.format.extent | 13 | |
dc.format.extent | 3994287 | |
dc.language.iso | eng | |
dc.relation.ispartof | Electronics | |
dc.subject | CMOS image sensor | |
dc.subject | energy efficient rank-order filter | |
dc.subject | focal-plane processing | |
dc.subject | global shutter | |
dc.subject | pixel-level processing | |
dc.subject | single-slope analog-to-digital converter | |
dc.subject | vision chip | |
dc.title | In-ADC, Rank-Order Filter for Digital Pixel Sensors | en |
dc.contributor.institution | School of Physics, Engineering & Computer Science | |
dc.contributor.institution | Department of Engineering and Technology | |
dc.contributor.institution | Centre for Engineering Research | |
dc.contributor.institution | Centre for Future Societies Research | |
dc.contributor.institution | Communications and Intelligent Systems | |
dc.contributor.institution | Networks and Security Research Centre | |
dc.description.status | Peer reviewed | |
rioxxterms.versionofrecord | 10.3390/electronics13010046 | |
rioxxterms.type | Journal Article/Review | |
herts.preservation.rarelyaccessed | true | |