Show simple item record

dc.contributor.authorSun, Jingru
dc.contributor.authorLi, Zerui
dc.contributor.authorJiang, Meiqi
dc.contributor.authorSun, Yichuang
dc.date.accessioned2024-06-11T12:30:00Z
dc.date.available2024-06-11T12:30:00Z
dc.date.issued2024-06-09
dc.identifier.citationSun , J , Li , Z , Jiang , M & Sun , Y 2024 , ' Efficient Data Transfer and Multi-Bit Multiplier Design in Processing in Memory ' , Micromachines , vol. 15 , no. 6 , 770 , pp. 1-19 . https://doi.org/10.3390/mi15060770
dc.identifier.issn2072-666X
dc.identifier.otherJisc: 2100242
dc.identifier.urihttp://hdl.handle.net/2299/27956
dc.description© 2024 The Author(s). Licensee MDPI, Basel, Switzerland. This is an open access article distributed under the terms of the Creative Commons Attribution License (CC BY), https://creativecommons.org/licenses/by/4.0/
dc.description.abstractProcessing in Memory based on memristors is considered the most effective solution to overcome the Von Neumann bottleneck issue and has become a hot research topic. The execution efficiency of logical computation and in-memory data transmission is crucial for Processing in Memory. This paper presents a design scheme for data transmission and multi-bit multipliers within MAT (a data storage set in MPU) based on the memristive alternating crossbar array structure. Firstly, to improve the data transfer efficiency, we reserve the edge row and column of the array as assistant cells for OR AND (OA) and AND data transmission logic operations to reduce the data transfer steps. Furthermore, we convert the multipliers into multi-bit addition operations via Multiple Input Multiple Output (MIMO) logical operations, which effectively improves the execution efficiency of multipliers. PSpice simulation shows that the proposed data transmission and multi-bit multiplier solution has lower latency and power consumption and higher efficiency and flexibility.en
dc.format.extent19
dc.format.extent6133278
dc.language.isoeng
dc.relation.ispartofMicromachines
dc.subjectMPU
dc.subjectPiM
dc.subjectadder
dc.subjectcrossbar array
dc.subjectmemristor
dc.subjectmultiplier
dc.subjectMechanical Engineering
dc.subjectElectrical and Electronic Engineering
dc.subjectControl and Systems Engineering
dc.titleEfficient Data Transfer and Multi-Bit Multiplier Design in Processing in Memoryen
dc.contributor.institutionSchool of Physics, Engineering & Computer Science
dc.contributor.institutionDepartment of Engineering and Technology
dc.contributor.institutionCentre for Engineering Research
dc.contributor.institutionCentre for Future Societies Research
dc.contributor.institutionCommunications and Intelligent Systems
dc.description.statusPeer reviewed
dc.identifier.urlhttp://www.scopus.com/inward/record.url?scp=85197104720&partnerID=8YFLogxK
rioxxterms.versionofrecord10.3390/mi15060770
rioxxterms.typeJournal Article/Review
herts.preservation.rarelyaccessedtrue


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record