Show simple item record

dc.contributor.authorSteven, G.B.
dc.contributor.authorAdams, R.G.
dc.contributor.authorFindlay, P.
dc.contributor.authorTrainis, S.A.
dc.date.accessioned2011-10-18T15:01:12Z
dc.date.available2011-10-18T15:01:12Z
dc.date.issued1991
dc.identifier.citationSteven , G B , Adams , R G , Findlay , P & Trainis , S A 1991 , The development of iHARP: a multiple instruction issue processor chip . in Procs of the IEE Colloquium on RISC Architectures and Applications . vol. 2 , Institute of Electrical and Electronics Engineers (IEEE) , pp. 1 .
dc.identifier.otherdspace: 2299/1605
dc.identifier.urihttp://hdl.handle.net/2299/6720
dc.descriptionThis material is presented to ensure timely dissemination of scholarly and technical work. Copyright and all rights therein are retained by authors or by other copyright holders. All persons copying this information are expected to adhere to the terms and constraints invoked by each author's copyright. In most cases, these works may not be reposted without the explicit permission of the copyright holder.---- Copyright IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE.
dc.description.abstractDuring the last decade RISC ideas on processor architecture have become widely accepted. RISC architectures achieve significant performance advantages over CISC architectures by striving to execute one instruction per cycle. However, a traditional RISC architemre can never execute more than one instruction per cycle. Achieving further performance improvements beyond RISC depends on developing processors which fetch and execute more than one operation in each processor cycle.en
dc.format.extent5
dc.format.extent377281
dc.language.isoeng
dc.publisherInstitute of Electrical and Electronics Engineers (IEEE)
dc.relation.ispartofProcs of the IEE Colloquium on RISC Architectures and Applications
dc.titleThe development of iHARP: a multiple instruction issue processor chipen
dc.contributor.institutionCentre for Computer Science and Informatics Research
dc.contributor.institutionEnterprise and Business Development
dc.contributor.institutionSchool of Physics, Engineering & Computer Science
rioxxterms.typeOther
herts.preservation.rarelyaccessedtrue


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record