Show simple item record

dc.contributor.authorKaravadara, Nilesh
dc.contributor.authorFolie, Simon
dc.contributor.authorZolda, Michael
dc.contributor.authorNguyen, Vu Thien Nga
dc.contributor.authorKirner, Raimund
dc.date.accessioned2017-05-15T16:36:52Z
dc.date.available2017-05-15T16:36:52Z
dc.date.issued2014-03-01
dc.identifier.citationKaravadara , N , Folie , S , Zolda , M , Nguyen , V T N & Kirner , R 2014 , A Power-Aware Framework for Executing Streaming Programs on Networks-on-Chip . in Int'l Workshop on Performance, Power and Predictability of Many-Core Embedded Systems (3PMCES'14) . Int'l Workshop on Performance, Power and Predictability of Many-Core Embedded Systems , Dresden , Germany , 24/03/14 .
dc.identifier.citationconference
dc.identifier.urihttp://hdl.handle.net/2299/18191
dc.descriptionNilesh Karavadara, Simon Folie, Michael Zolda, Vu Thien Nga Nguyen, Raimund Kirner, 'A Power-Aware Framework for Executing Streaming Programs on Networks-on-Chip'. Paper presented at the Int'l Workshop on Performance, Power and Predictability of Many-Core Embedded Systems (3PMCES'14), Dresden, Germany, 24-28 March 2014.
dc.description.abstractSoftware developers are discovering that practices which have successfully served single-core platforms for decades do no longer work for multi-cores. Stream processing is a parallel execution model that is well-suited for architectures with multiple computational elements that are connected by a network. We propose a power-aware streaming execution layer for network-on-chip architectures that addresses the energy constraints of embedded devices. Our proof-of-concept implementation targets the Intel SCC processor, which connects 48 cores via a network-on- chip. We motivate our design decisions and describe the status of our implementation.en
dc.format.extent4
dc.format.extent303282
dc.language.isoeng
dc.relation.ispartofInt'l Workshop on Performance, Power and Predictability of Many-Core Embedded Systems (3PMCES'14)
dc.titleA Power-Aware Framework for Executing Streaming Programs on Networks-on-Chipen
dc.contributor.institutionSchool of Computer Science
dc.contributor.institutionScience & Technology Research Institute
dc.contributor.institutionCentre for Computer Science and Informatics Research
rioxxterms.typeOther
herts.preservation.rarelyaccessedtrue


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record